

# APPA5.02 SGW2828 LoRa Module RF Design and PCB Layout Guideline

June 2020 V1.0

### Introduction

Created for designers, this document provides recommendations for the implementation of layout drawings for the SGW2828 LoRa Module to reduce noise and optimize circuit performance.

### **General PCB Layout Techniques**

Both four-layer and two-layer FR4 PCB material are recommended for the design, with the former providing an additional advantage of sandwiching between two ground layers the distributed RF decoupling of DC power trace/plane and signal bus, reducing the noise level and unwanted electromagnetic signals.

The layers of the main PCB for both designs are outlined in Table 1.

## 50ohm Trace

The RF output must have a surrounding clearance of 0.5mm to prevent RF power loss from the overlapping of the Module RF output pin with the main circuit board ground plane.

The RF trace is kept at 50ohm, but the trace width for the four-layer and two-layer designs differ due to the reference ground plane height. Trace width calculation is outlined below:



Figure 1: RF Trace and RF Clearance on Main PCB



Table 1: Main PCB Lavers

|         | Four-layer PCB Design                                                                                                                                                                                                                                           | Two-layer PCB Design                                              |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| Layer 1 | A ground plane for the Module reduces RF coupling between the Module and DC power circuit or signal bus.                                                                                                                                                        |                                                                   |
|         | SGW2828                                                                                                                                                                                                                                                         |                                                                   |
| Layer 2 | A reference plane must be built for RF output.                                                                                                                                                                                                                  | The purposes served by layers 2 to 4 in the four-layer PCB design |
|         |                                                                                                                                                                                                                                                                 | are combined into one layer in the two-layer PCB design.          |
| Layer 3 | Recommended for DC power trace/plane or signal bus routing,                                                                                                                                                                                                     |                                                                   |
|         | the power plane design provides a very low impendence trace at<br>radio frequencies. In addition, the power/signal trace, when sur-<br>rounded by a ground trace and connected to the reference<br>ground plane, prevents radiated emissions at the board edge. |                                                                   |
|         |                                                                                                                                                                                                                                                                 |                                                                   |
| Layer 4 | Recommended for DC power trace/plane or signal bus routing.                                                                                                                                                                                                     |                                                                   |
|         |                                                                                                                                                                                                                                                                 |                                                                   |

### APPA5.02-V1.0 Crystal 32.768KHz

Crvstal

A ground plane placed under the crystal prevents clock signal coupling to the DC power trace/ plane or signal bus.

If LoRaWAN or sleep mode is needed in the design, TCXO has to be added to the host PCB.

# Filter and Noise Reduction

Figure 2: Crystal on Main PCB

The SGW2828 LoRa Module requires a reliable power supply to function properly. Optimal power supply characteristics can be ensured by applying filtering and noise reduction techniques to the host PCB.

SGW2828

#### Filter Capacitor

A filter capacitor eliminates noise (low frequency) from the power supply section. It should be physically close to the regulator chip and the recommended value is a minimum of 10uF.

#### **Decoupling Capacitor**

Critical for noise reduction, a decoupling capacitor provides a low impedance path for high frequency variations on the power trace. A multi-layer ceramic capacitor is especially effective as it has low ESR and ESL, particularly with the addition of 47pF, 10nF and 10uF. The capacitor should be placed as close to the Module power input as possible, with the smallest value placed the closest. Applying multiple decoupling capacitors is recommended.



Figure 3: Decoupling Capacitators on Main PCB

### Optimization

An antenna matching network can ensure that the antenna is matched to 50ohm networks. A matched network allows maximum RF output power.



Figure 4: Antenna Matching Network on Main PCB

| <u>Revised</u> | <u>Version</u> | Description              |
|----------------|----------------|--------------------------|
| 18-Jun-2020    | 1.0            | Initial document release |

Contact us at <u>cs@sgwireless.com</u> for any queries, or find us at any channel below:

Website: <u>https://sgwireless.com/</u> LinkedIn: <u>https://www.linkedin.com/company/sgwireless/</u> Facebook: <u>https://www.facebook.com/sgwirelessIoT/</u> Twitter: <u>@sgwirelessIoT</u>

Information in this document is provided solely to enable authorized users or licensees of SG Wireless products. Do not make printed or electronic copies of this document, or parts of it, without written authority from SG Wireless.

SG Wireless reserves the right to make changes to products and information herein without further notice. SG Wireless makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SG Wireless assume any liability arising out of the application of any product and specifically disclaims any and all liability, including without limitation consequential or incidental damages. SG Wireless does not convey any license under its patent rights nor the rights of others. SG Wireless products may not be used in life critical equipment, systems or applications where failure of such equipment, system or application would cause bodily injury or death. SG Wireless sells products pursuant to standard Terms and Conditions of Sale which may be found at https://www.sgwireless.com/page/terms.

SG Wireless may refer to other SG Wireless documents or third-party products in this document and users are requested to contact SG Wireless or those third parties for appropriate documentation.

SG Wireless<sup>™</sup> and the SG and SG Wireless logos are trademarks and service marks of SG Wireless Limited. All other product or service names are the property of their respective owners.

© 2020 SG Wireless Limited. All rights reserved.